SN74ALVCH162601DLR

18-bit universal bus transceiver with 3-state outputs
part number has RoHS
1 : $1.0710

First-time registration with orders over $2,000 receives a $100 coupon. Register Now !

Dasenic Part Number
74503D-DS
Manufacturer
Manufacturer Part #
SN74ALVCH162601DLR

Customer Reference

Datasheet
Sample
  • Technical Support
  • Issue An Invoice
  • 365 Days Warranty
  • Fast Refund

25104 In Stock

MOQ
1PCS
Delivery Time
Ship Within 48 Hours
Packaging
SSOP-56-300mil
Quantity
Unit Price
$ 1.071
Total
$ 1.07

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
ManufacturerTexas Instruments
Integrated Circuits (ICs)Universal Bus Transceivers
Product StatusActive
Operating Temperature-40°C ~ 85°C
Mounting TypeSurface Mount
Package / Case56-BSSOP (0.295", 7.50mm Width)
Supplier Device Package56-SSOP
Number of Circuits18-Bit
Voltage - Supply1.65V ~ 3.6V
Logic TypeUniversal Bus Transceiver
Current - Output High, Low24mA, 24mA; 12mA, 12mA
Series74ALVCH
Base Product Number74ALVCH162601
PackagingTape & Reel (TR)
PackagingCut Tape (CT)
PackagingDasenic-Reel®

Kindly contact our sales Rep to obtain the data you desire for SN74ALVCH162601DLR.
lauren@dasenic.com

Environmental & Export Classifications
EU RoHS StatusROHS3 Compliant
MSL Rating1 (Unlimited, 30°C/85%RH)
REACH StatusREACH Unaffected
US ECCNEAR99
HTS US8542.39.0001
China RoHS StatusGreen Symbol: Green and environmentally friendly product
Description (v) Features
This 18-bit universal bus transceiver is designed for 1.65-V to 3.6-V VCC operation. The SN74ALVCH162601 combines D-type latches and D-type flip-flops to allow data flow in transparent, latched, clocked, and clock-enabled modes. Data flow in each direction is controlled by output-enable (OEAB\ and OEBA\), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CLKENAB\ and CLKENBA\) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. When OEAB\ is low, the outputs are active. When OEAB\ is high, the outputs are in the high-impedance state. Data flow for B to A is similar to that of A to B, but uses OEBA\, LEBA, CLKBA, and CLKENBA\. The B-port outputs include equivalent 26- series resistors to reduce overshoot and undershoot. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The SN74ALVCH162601 is characterized for operation from –0°C to 85°C.

In Stock: 25104

MOQ
1PCS
Packaging
SSOP-56-300mil
Delivery Time
Ship Within 48 Hours
Shipping Origin
Shenzhen or Hong Kong Warehouse
Quantity
Unit Price
$ 1.071
Total
$ 1.07

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
Delivery
dhlupsfedex
Payment
paypalstripewiretransferpaypal02paypal04