SN74LVTH374DWR

3.3-V ABT Octal Edge-Triggered D-type Flip-Flops With 3-State Outputs
part number has RoHS
1 : $0.3137

First-time registration with orders over $2,000 receives a $100 coupon. Register Now !

Dasenic Part Number
AB9DBE-DS
Manufacturer
Manufacturer Part #
SN74LVTH374DWR

Customer Reference

Datasheet
Sample
  • Technical Support
  • Issue An Invoice
  • 365 Days Warranty
  • Fast Refund

47521 In Stock

MOQ
1PCS
Delivery Time
Ship Within 48 Hours
Packaging
SOP-20-300mil
Quantity
Unit Price
$ 0.3137
Total
$ 0.31

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
ManufacturerTexas Instruments
Integrated Circuits (ICs)Flip Flops
Product StatusActive
Operating Temperature-40°C ~ 85°C (TA)
Mounting TypeSurface Mount
Package / Case20-SOIC (0.295", 7.50mm Width)
TypeD-Type
Output TypeTri-State, Non-Inverted
FunctionsStandard
Supplier Device Package20-SOIC
Number of Elements1
Voltage - Supply2.7V ~ 3.6V
Clock Frequency150 MHz
Number of Bits per Element8
Current - Output High, Low32mA, 64mA
Max Propagation Delay @ V, Max C L4.5ns @ 3.3V, 50pF
Current - Quiescent ( Iq)190 µA
Trigger TypePositive Edge
Input Capacitance3 pF
Series74LVTH
Base Product Number74LVTH374
PackagingDasenic-Reel®
PackagingCut Tape (CT)
PackagingTape & Reel (TR)

Kindly contact our sales Rep to obtain the data you desire for SN74LVTH374DWR.
lauren@dasenic.com

Environmental & Export Classifications
EU RoHS StatusROHS3 Compliant
MSL Rating1 (Unlimited, 30°C/85%RH)
REACH StatusREACH Unaffected
US ECCNEAR99
HTS US8542.39.0001
China RoHS StatusGreen Symbol: Green and environmentally friendly product
Description (v) Features
These octal flip-flops are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment. The eight flip-flops of the ’LVTH374 devices are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs. A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components. OE\ does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. When VCC is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

In Stock: 47521

MOQ
1PCS
Packaging
SOP-20-300mil
Delivery Time
Ship Within 48 Hours
Shipping Origin
Shenzhen or Hong Kong Warehouse
Quantity
Unit Price
$ 0.3137
Total
$ 0.31

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
Delivery
dhlupsfedex
Payment
paypalstripewiretransferpaypal02paypal04