SN74LVC823ADGVR

9-Bit Bus-Interface Flip-Flop With 3-State Outputs
part number has RoHS
1 : $0.4003

First-time registration with orders over $2,000 receives a $100 coupon. Register Now !

Dasenic Part Number
924080-DS
Manufacturer
Manufacturer Part #
SN74LVC823ADGVR

Customer Reference

Datasheet
Sample
  • Technical Support
  • Issue An Invoice
  • 365 Days Warranty
  • Fast Refund

6000 In Stock

MOQ
1PCS
Delivery Time
Ship Within 48 Hours
Packaging
TVSOP-24-4.4mm
Quantity
Unit Price
$ 0.4003
Total
$ 0.4

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
ManufacturerTexas Instruments
Integrated Circuits (ICs)Flip Flops
Product StatusActive
Operating Temperature-40°C ~ 85°C (TA)
Package / Case24-TFSOP (0.173", 4.40mm Width)
TypeD-Type
Output TypeTri-State, Non-Inverted
FunctionsMaster Reset
Supplier Device Package24-TVSOP
Number of Elements1
Voltage - Supply1.65V ~ 3.6V
Clock Frequency150 MHz
Number of Bits per Element9
Current - Output High, Low24mA, 24mA
Max Propagation Delay @ V, Max C L8ns @ 3.3V, 50pF
Current - Quiescent ( Iq)10 µA
Trigger TypePositive Edge
Input Capacitance5 pF

Kindly contact our sales Rep to obtain the data you desire for SN74LVC823ADGVR.
lauren@dasenic.com

Environmental & Export Classifications
EU RoHS StatusRoHS Compliant
REACH StatusREACH is not affected
US ECCNEAR99
China RoHS StatusGreen Symbol: Green and environmentally friendly product
Description (v) Features
This 9-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V VCC operation. The SN74LVC823A is designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers. With the clock-enable (CLKEN)\ input low, the nine D-type edge-triggered flip-flops enter data on the low-to-high transitions of the clock. Taking CLKEN\ high disables the clock buffer, latching the outputs. This device has noninverting data (D) inputs. Taking the clear (CLR)\ input low causes the nine Q outputs to go low, independently of the clock. A buffered output-enable (OE)\ input can be used to place the nine outputs in either a normal logic state (high or low logic levels) or the high-impedance state. OE\ does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

In Stock: 6000

MOQ
1PCS
Packaging
TVSOP-24-4.4mm
Delivery Time
Ship Within 48 Hours
Shipping Origin
Shenzhen or Hong Kong Warehouse
Quantity
Unit Price
$ 0.4003
Total
$ 0.4

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
Delivery
dhlupsfedex
Payment
paypalstripewiretransferpaypal02paypal04