SN74LVTH18512DGGR

3.3-V ABT Scan Test Devices With 18-Bit Universal Bus Transceivers
part number has RoHS
1 : $4.4820

First-time registration with orders over $2,000 receives a $100 coupon. Register Now !

Dasenic Part Number
A8B3BD-DS
Manufacturer
Manufacturer Part #
SN74LVTH18512DGGR

Customer Reference

Datasheet
Sample
  • Technical Support
  • Issue An Invoice
  • 365 Days Warranty
  • Fast Refund

5520 In Stock

MOQ
1PCS
Delivery Time
Ship Within 48 Hours
Packaging
64-TFSOP (0.240", 6.10mm Width) Tape & Reel (TR) Cut Tape (CT) Dasenic-Reel®
Quantity
Unit Price
$ 4.482
Total
$ 4.48

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
ManufacturerTexas Instruments
Integrated Circuits (ICs)Universal Bus Transceivers
Product StatusActive
Operating Temperature-40°C ~ 85°C
Mounting TypeSurface Mount
Package / Case64-TFSOP (0.240", 6.10mm Width)
Supplier Device Package64-TSSOP
Number of Circuits18-Bit
Voltage - Supply2.7V ~ 3.6V
Logic TypeScan Test Universal Bus Transceiver
Current - Output High, Low32mA, 64mA
Series74LVTH
Base Product Number74LVTH18512
PackagingTape & Reel (TR)
PackagingCut Tape (CT)
PackagingDasenic-Reel®

Kindly contact our sales Rep to obtain the data you desire for SN74LVTH18512DGGR.
lauren@dasenic.com

Environmental & Export Classifications
EU RoHS StatusROHS3 Compliant
MSL Rating1 (Unlimited, 30°C/85%RH)
REACH StatusREACH Unaffected
US ECCNEAR99
HTS US8542.39.0001
China RoHS StatusGreen Symbol: Green and environmentally friendly product
Description (v) Features
The 'LVTH18512 and 'LVTH182512 scan test devices with 18-bit universal bus transceivers are members of the Texas Instruments SCOPETM testability integrated-circuit family. This family of devices supports IEEE Std 1149.1-1990 boundary scan to facilitate testing of complex circuit-board assemblies. Scan access to the test circuitry is accomplished via the 4-wire test access port (TAP) interface. Additionally, these devices are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment. In the normal mode, these devices are 18-bit universal bus transceivers that combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, or clocked modes. They can be used either as two 9-bit transceivers or one 18-bit transceiver. The test circuitry can be activated by the TAP to take snapshot samples of the data appearing at the device pins or to perform a self test on the boundary-test cells. Activating the TAP in the normal mode does not affect the functional operation of the SCOPETM universal bus transceivers. Data flow in each direction is controlled by output-enable (OEAB\ and OEBA\), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the devices operate in the transparent mode when LEAB is high. When LEAB is low, the A data is latched while CLKAB is held at a static low or high logic level. Otherwise, if LEAB is low, A data is stored on a low-to-high transition of CLKAB. When OEAB\ is low, the B outputs are active. When OEAB\ is high, the B outputs are in the high-impedance state. B-to-A data flow is similar to A-to-B data flow but uses the OEBA\, LEBA, and CLKBA inputs. In the test mode, the normal operation of the SCOPETM universal bus transceivers is inhibited, and the test circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry performs boundary-scan test operations according to the protocol described in IEEE Std 1149.1-1990. Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI), test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry performs other testing functions such as parallel-signature analysis (PSA) on data inputs and pseudo-random pattern generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The B-port outputs of 'LVTH182512, which are designed to source or sink up to 12 mA, include equivalent 25- series resistors to reduce overshoot and undershoot. The SN54LVTH18512 and SN54LVTH182512 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74LVTH18512 and SN74LVTH182512 are characterized for operation from -40°C to 85°C.

In Stock: 5520

MOQ
1PCS
Packaging
64-TFSOP (0.240", 6.10mm Width) Tape & Reel (TR) Cut Tape (CT) Dasenic-Reel®
Delivery Time
Ship Within 48 Hours
Shipping Origin
Shenzhen or Hong Kong Warehouse
Quantity
Unit Price
$ 4.482
Total
$ 4.48

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
Delivery
dhlupsfedex
Payment
paypalstripewiretransferpaypal02paypal04

Consultation