SN74HC166AIPWRG4Q1

Automotive Catalog 8-Bit Parallel-Load Shift Registers
part number has RoHS
1 : $0.2664

First-time registration with orders over $2,000 receives a $100 coupon. Register Now !

Dasenic Part Number
7E9E12-DS
Manufacturer
Manufacturer Part #
SN74HC166AIPWRG4Q1

Customer Reference

Datasheet
Sample
  • Technical Support
  • Issue An Invoice
  • 365 Days Warranty
  • Fast Refund

24000 In Stock

MOQ
1PCS
Delivery Time
Ship Within 48 Hours
Packaging
16-TSSOP (0.173", 4.40mm Width)
Quantity
Unit Price
$ 0.2664
Total
$ 0.27

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
ManufacturerTexas Instruments
Integrated Circuits (ICs)Shift Registers
Product StatusActive
Operating Temperature-40°C ~ 85°C
Package / Case16-TSSOP (0.173", 4.40mm Width)
Output TypePush-Pull
FunctionsParallel or Serial to Serial
Supplier Device Package16-TSSOP
Number of Elements1
Voltage - Supply2V ~ 6V
Logic TypeShift Register
Number of Bits per Element8

Kindly contact our sales Rep to obtain the data you desire for SN74HC166AIPWRG4Q1.
lauren@dasenic.com

Environmental & Export Classifications
EU RoHS StatusRoHS Compliant
REACH StatusREACH is not affected
US ECCNEAR99
China RoHS StatusGreen Symbol: Green and environmentally friendly product
Description (v) Features
This parallel-in or serial-in, serial-out register features gated clock (CLK, CLK INH) inputs and an overriding clear (CLR) input. The parallel-in or serial-in modes are established by the shift/load (SH/LD) input. When high, SH/LD enables the serial (SER) data input and couples the eight flip-flops for serial shifting with each clock (CLK) pulse. When low, the parallel (broadside) data inputs are enabled, and synchronous loading occurs on the next clock pulse. During parallel loading, serial data flow is inhibited. Clocking is accomplished on the low-to-high-level edge of CLK through a 2-input positive-NOR gate, permitting one input to be used as a clock-enable or clock-inhibit function. Holding either CLK or CLK INH high inhibits clocking; holding either low enables the other clock input. This allows the system clock to be free running, and the register can be stopped on command with the other clock input. CLK INH should be changed to the high level only when CLK is high. CLR overrides all other inputs, including CLK, and resets all flip-flops to zero.

In Stock: 24000

MOQ
1PCS
Packaging
16-TSSOP (0.173", 4.40mm Width)
Delivery Time
Ship Within 48 Hours
Shipping Origin
Shenzhen or Hong Kong Warehouse
Quantity
Unit Price
$ 0.2664
Total
$ 0.27

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
Delivery
dhlupsfedex
Payment
paypalstripewiretransferpaypal02paypal04

Consultation