CDCVF855PWG4

2.5-V phase lock loop DDR clock driver
part number has RoHS
1 : $4.1400

First-time registration with orders over $2,000 receives a $100 coupon. Register Now !

Dasenic Part Number
590C7F-DS
Manufacturer
Manufacturer Part #
CDCVF855PWG4

Customer Reference

Datasheet
Sample
  • Technical Support
  • Issue An Invoice
  • 365 Days Warranty
  • Fast Refund

1690 In Stock

MOQ
1PCS
Delivery Time
Ship Within 48 Hours
Packaging
28-TSSOP (0.173", 4.40mm Width) Tube
Quantity
Unit Price
$ 4.14
Total
$ 4.14

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
ManufacturerTexas Instruments
Integrated Circuits (ICs)Clock Generators, PLLs, Frequency Synthesizers
Operating Temperature-40°C ~ 85°C
Mounting TypeSurface Mount
Package / Case28-TSSOP (0.173", 4.40mm Width)
TypePLL Clock Driver
Supplier Device Package28-TSSOP
Frequency - Max220MHz
Number of Circuits1
OutputSSTL-2
Voltage - Supply2.3V ~ 2.7V
P L LYes with Bypass
InputSSTL-2
Ratio - Input: Output2:5
Differential - Input: OutputYes/Yes
Divider/ MultiplierNo/No
Base Product NumberCDCVF855
PackagingTube

Kindly contact our sales Rep to obtain the data you desire for CDCVF855PWG4.
lauren@dasenic.com

Environmental & Export Classifications
EU RoHS StatusROHS3 Compliant
MSL Rating1 (Unlimited, 30°C/85%RH)
REACH StatusREACH Unaffected
US ECCNEAR99
HTS US8542.39.0001
China RoHS StatusGreen Symbol: Green and environmentally friendly product
Description (v) Features
The CDCVF855 is a high-performance, low-skew, low-jitter, zero-delay buffer that distributes a differential clock input pair (CLK, CLK) to 4 differential pairs of clock outputs (Y[0:3], Y[0:3]) and one differential pair of feedback clock outputs (FBOUT, FBOUT). The clock outputs are controlled by the clock inputs (CLK, CLK), the feedback clocks (FBIN, FBIN), and the analog power input (AVDD). When PWRDWN is high, the outputs switch in phase and frequency with CLK. When PWRDWN is low, all outputs are disabled to a high-impedance state (3-state) and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency-detection circuit detects the low-frequency condition and, after applying a >20-MHz input signal, this detection circuit turns the PLL on and enables the outputs. When AVDD is strapped low, the PLL is turned off and bypassed for test purposes. The CDCVF855 is also able to track spread-spectrum clocking for reduced EMI. Because the CDCVF855 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCVF855 is characterized for both commercial and industrial temperature ranges.

In Stock: 1690

MOQ
1PCS
Packaging
28-TSSOP (0.173", 4.40mm Width) Tube
Delivery Time
Ship Within 48 Hours
Shipping Origin
Shenzhen or Hong Kong Warehouse
Quantity
Unit Price
$ 4.14
Total
$ 4.14

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
Delivery
dhlupsfedex
Payment
paypalstripewiretransferpaypal02paypal04