CD74HCT299M

High Speed CMOS Logic 8-Bit Universal Shift Register with 3-State Outputs
part number has RoHS
1 : $0.6129

First-time registration with orders over $2,000 receives a $100 coupon. Register Now !

Dasenic Part Number
D79042-DS
Manufacturer
Manufacturer Part #
CD74HCT299M

Customer Reference

Datasheet
Sample
  • Technical Support
  • Issue An Invoice
  • 365 Days Warranty
  • Fast Refund

3504 In Stock

MOQ
1PCS
Delivery Time
Ship Within 48 Hours
Packaging
SOP-20-300mil
Quantity
Unit Price
$ 0.6129
Total
$ 0.61

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
ManufacturerTexas Instruments
Integrated Circuits (ICs)Shift Registers
Product StatusActive
Operating Temperature-55°C ~ 125°C
Mounting TypeSurface Mount
Package / Case20-SOIC (0.295", 7.50mm Width)
Output TypeTri-State
FunctionsUniversal
Supplier Device Package20-SOIC
Number of Elements2
Voltage - Supply4.5V ~ 5.5V
Logic TypeShift Register
Number of Bits per Element8
Series74HCT
Base Product Number74HCT299
PackagingTube

Kindly contact our sales Rep to obtain the data you desire for CD74HCT299M.
lauren@dasenic.com

Environmental & Export Classifications
EU RoHS StatusROHS3 Compliant
MSL Rating1 (Unlimited, 30°C/85%RH)
REACH StatusREACH Unaffected
US ECCNEAR99
HTS US8542.39.0001
China RoHS StatusGreen Symbol: Green and environmentally friendly product
Description (v) Features
The ’HC259 and ’HCT299 are 8-bit shift/storage registers with three-state bus interface capability. The register has four synchronous-operating modes controlled by the two select inputs as shown in the mode select (S0, S1) table. The mode select, the serial data (DS0, DS7) and the parallel data (I/O0 – I/O7) respond only to the low-to-high transition of the clock (CP) pulse. S0, S1 and data inputs must be one set-up time prior to the clock positive transition. The Master Reset (MR)\ is an asynchronous active low input. When MR\ output is low, the register is cleared regardless of the status of all other inputs. The register can be expanded by cascading same units by tying the serial output (Q0) to the serial data (DS7) input of the preceding register, and tying the serial output (Q7) to the serial data (DS0) input of the following register. Recirculating the (n x 8) bits is accomplished by tying the Q7 of the last stage to the DS0 of the first stage. The three-state input/output I(/O) port has three modes of operation: 1. Both output enable (OE1\ and OE2\) inputs are low and S0 or S1 or both are low, the data in the register is presented at the eight outputs. 2. When both S0 and S1 are high, I/O terminals are in the high impedance state but being input ports, ready for par-allel data to be loaded into eight registers with one clock transition regardless of the status of OE1\ and OE2\. 3. Either one of the two output enable inputs being high will force I/O terminals to be in the off-state. It is noted that each I/O terminal is a three-state output and a CMOS buffer input.

In Stock: 3504

MOQ
1PCS
Packaging
SOP-20-300mil
Delivery Time
Ship Within 48 Hours
Shipping Origin
Shenzhen or Hong Kong Warehouse
Quantity
Unit Price
$ 0.6129
Total
$ 0.61

* Tax not included , All prices are in USD

Pricing (USD)

Prices are for reference only and aren't final sales prices.
Delivery
dhlupsfedex
Payment
paypalstripewiretransferpaypal02paypal04